# Nanoelectronics and Its New Materials – A NEW ERA OF NANOSCIENCE

Nanoelectronics and Its New Materials -



Discover the recent advances in electronics research and fundamental nanoscience.

Nanotechnology has become the driving force behind breakthroughs in engineering, materials science, physics, chemistry, and biological sciences. In this compendium, we delve into a wide range of novel applications that highlight recent advances in electronics research and fundamental nanoscience. From surface analysis and defect detection to tailored optical functionality and transparent nanowire electrodes, this eBook covers key topics that will revolutionize the future of electronics.

To get your hands on this valuable resource and unleash the power of nanotechnology, simply download the eBook now. Stay ahead of the curve and embrace the future of electronics with nanoscience as your guide.



Seeing beyond

WILEY



# High-Performance CMOS Inverter Array with Monolithic 3D Architecture Based on CVD-Grown n-MoS<sub>2</sub> and p-MoTe<sub>2</sub>

Xionghui Jia, Zhixuan Cheng, Bo Han, Xing Cheng, Qi Wang, Yuqia Ran, Wanjin Xu, Yanping Li, Peng Gao, and Lun Dai\*

In this work, monolithic three-dimensional complementary metal oxide semiconductor (CMOS) inverter array has been fabricated, based on large-scale n-MoS<sub>2</sub> and p-MoTe<sub>2</sub> grown by the chemical vapor deposition method. In the CMOS device, the n- and p-channel field-effect transistors (FETs) stack vertically and share the same gate electrode. High k HfO<sub>2</sub> is used as the gate dielectric. An Al<sub>2</sub>O<sub>3</sub> seed layer is used to protect the MoS<sub>2</sub> from heavily n-doping in the later-on atomic layer deposition process. P-MoTe<sub>2</sub> FET is intentionally designed as the upper layer. Because p-doping of MoTe<sub>2</sub> results from oxygen and water in the air, this design can guarantee a higher hole density of MoTe<sub>2</sub>. An HfO<sub>2</sub> capping layer is employed to further balance the transfer curves of n- and p-channel FETs and improve the performance of the inverter. The typical gain and power consumption of the CMOS devices are about 4.2 and 0.11 nW, respectively, at  $V_{DD}$  of 1 V. The statistical results show that the CMOS array is with high device yield (60%) and an average voltage gain value of about 3.6 at  $V_{DD}$  of 1 V. This work demonstrates the advantage of two-dimensional semi-conductive transition metal dichalcogenides in fabricating high-density integrated circuits.

X. Jia, Z. Cheng, X. Cheng, Q. Wang, Y. Ran, W. Xu, Y. Li, L. Dai State Key Lab for Mesoscopic Physics and Frontiers Science Center for Nano-optoelectronics School of Physics Peking University Beijing 100871, China E-mail: lundai@pku.edu.cn X. Jia, Z. Cheng, P. Gao, L. Dai Collaborative Innovation Center of Quantum Matter Beijing 100871, China B. Han, P. Gao Electron Microscopy Laboratory, and International Center for **Quantum Materials** School of Physics Peking University Beijing 100871, China L. Dai Peking University Yangtze Delta Institute of Optoelectronics Beijing 100871, China

The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/smll.202207927.

#### DOI: 10.1002/smll.202207927

# 1. Introduction

The complementary metal oxide semiconductor (CMOS) inverter is one of the most significant electronic devices, in which the n-channel field-effect transistor (n-FET) and p-channel FET (p-FET) are two basic components. Moore's Law demands incessantly increasing device density in integrated circuits (ICs). Current microelectronic techniques are approaching the semiconductor process limit. Besides, the channel length in FET cannot be shortened ceaselessly because of the short channel effect.<sup>[1,2]</sup> Increasing transistor packing density by fabricating multilayer devices to build monolithic three-dimensional (3D) integration is another way to increase device density in ICs.<sup>[3,4]</sup>

Two-dimensional (2D) semi-conductive transition metal dichalcogenides (TMDCs), such as  $MoS_2$  and  $MoTe_2$ , etc., have lots of advantages in preparing monolithic 3D integrated devices. Large-scale  $MoS_2$  and  $MoTe_2$  films can be synthe-

sized by the chemical vapor deposition (CVD) method.<sup>[5,6]</sup> The as-grown MoS<sub>2</sub> and MoTe<sub>2</sub> usually behave as n- and p-type semiconductive property, respectively. The p-type of MoTe<sub>2</sub> results from oxygen and water in the air.<sup>[7,8]</sup> Their atomic thickness and suitable bandgap (1-2 eV) facilitate effective electrostatic control and deep-submicrometer interconnect.<sup>[9,10]</sup> Besides, TMDCs, free from covalent bonds or dangling bonds between neighbored layers,<sup>[11]</sup> are easy to be stacked layer by layer vertically without the requirement of lattice matching.<sup>[12]</sup> Moreover, the TMDCs have larger in-plane and smaller out-of-plane thermal conductivity, which can reduce lateral thermal resistance and self-heating from the neighbored layers as well as the power dissipation.<sup>[13]</sup> To the best of our knowledge, so far, most reported TMDCs-based CMOS inverters are made from mechanically exfoliated materials.<sup>[14-20]</sup> For practical application, fabricating large-scale device array with good uniformity is indispensable. In 2019, Jiao's group demonstrated bilayer p-FETs with vertical interconnections.<sup>[21]</sup> TMDCs-based 3D integrated CMOS inverter was first demonstrated in 2016 using mechanically exfoliated n-MoS<sub>2</sub> and p-WSe<sub>2</sub> channel materials.<sup>[4]</sup> Recently, vertical stacking CMOS inverter array was reported, where CVD-grown n-MoS<sub>2</sub> and p-MoTe<sub>2</sub> were used as upper and bottom channel materials, respectively. Among 25 devices, 7 ones are functional, corresponding to 28% device yield. The average voltage gain is about 1.53 at  $V_{\rm DD}$  of 1 V. Notably, tri-layer MoS<sub>2</sub> was used in that work, which requires multiple transfer processes. It is well known that power consumption is another important criterion for CMOS device. However, no power consumption data was provided in that work.<sup>[22]</sup>

Previously, our group successfully synthesized large-scale single crystalline MoS<sub>2</sub> and MoTe<sub>2</sub> via CVD method.<sup>[23-27]</sup> We also developed a method of transferring CVD-grown MoTe<sub>2</sub> using only deionized water to reduce the chemical residues.<sup>[28]</sup> In this work, we have fabricated monolithic 3D integrated CMOS inverter array based on CVD-grown large-scale n-MoS<sub>2</sub> and p-MoTe<sub>2</sub> film. In the CMOS device, the n- and p-FETs stack vertically and share the same gate electrode. High k HfO<sub>2</sub> is used as the gate dielectric layer. An Al<sub>2</sub>O<sub>3</sub> seed layer is used to protect the MoS<sub>2</sub> from heavily n-doping of the later-on atomic layer deposition (ALD) process.<sup>[8,17,27,29-33]</sup> It is worth noting that we intentionally design the p-MoTe<sub>2</sub> FET as the upper layer. Because p-doping of MoTe<sub>2</sub> results from oxygen and water in the air,<sup>[7,8]</sup> this design can guarantee a higher hole density of MoTe<sub>2</sub>. Moreover, the upper layer few-layer MoTe<sub>2</sub> is transferred in one step, which simplifies the device fabrication process, and may improve the device yield. The statistical results show that the as-fabricated inverter array is with high device yield (60%) and an average voltage gain value of about 3.6 at  $V_{\rm DD}$  of 1 V. In addition, a HfO<sub>2</sub> capping layer is employed to further improve the performance of the inverter. By controlling the HfO<sub>2</sub> thickness and the ALD condition, we can moderate the hole density in the p-channel to make it more matched with the electron density in the n-channel, and therefore balance the transfer curves of the n-MoS<sub>2</sub> and p-MoTe<sub>2</sub> FETs, which favors realizing zero-point symmetry voltage transfer characteristics (VTCs) of the inverter. With this approach, we have markedly increased the gain and reduced the power consumption of the devices. Overall, our devices present clear VTCs with typical voltage gain and power consumption to be about 4.2 and 0.11 nW, respectively, at  $V_{DD}$  of 1 V, which are the best results among the so-far reported CMOS inverter devices based on CVD-grown TMDCs, and even competitive compared to their mechanically exfoliated TMDCs counterparts, under similar power consumption (<1 nW) and measurement condition (in dark, room temperature). Our work demonstrates that TMDCs have a bright future in making high-performance and high-density electronic devices in ICs.

# 2. Result and Discussion

The optical images of the CVD-grown n-MoS<sub>2</sub> used in this work are shown in Figure S1a,b, Supporting Information. The n-MoS<sub>2</sub> film is formed by triangular single-crystal MoS<sub>2</sub> domains with a typical side length of about 50  $\mu$ m. The Raman spectrum of as-grown MoS<sub>2</sub> is shown in Figure S1c, Supporting Information, which consists of strong in-plane E<sup>1</sup><sub>2g</sub> (380.9 cm<sup>-1</sup>) and out-of-plane A<sub>1g</sub> (401.3 cm<sup>-1</sup>) modes. The distance between them is about 20.4 cm<sup>-1</sup>. The full width at half maximum (FWHM) of E<sup>1</sup><sub>2g</sub> is about 3.9 cm<sup>-1</sup>, close to that

of exfoliated monolayer MoS<sub>2</sub> flake (3.7 cm<sup>-1</sup>).<sup>[34]</sup> The thickness of MoS<sub>2</sub> film is about 0.8 nm, characterized by atomic force microscopy (Figure S1e, Supporting Information). These results indicate that the n-MoS<sub>2</sub> film is monolayer with high crystal quality. The electrical property of MoS<sub>2</sub> is characterized by fabricating FET. The transfer curve of the MoS<sub>2</sub> FET (Figure S1d, Supporting Information) presents n-type channel behavior with on/off ratio of  $1.3 \times 10^6$ . The obtained electron density and field-effect mobility are about  $1.5 \times 10^{12}$  cm<sup>-2</sup> and 10.7 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>, respectively.

The optical images of the CVD-grown p-MoTe<sub>2</sub> used in this work are shown in Figure S2a,b, Supporting Information. The p-MoTe<sub>2</sub> film is formed by circular single-crystal 2H-MoTe<sub>2</sub> domains.<sup>[26,27]</sup> Notably, the MoTe<sub>2</sub> single crystal domain can be as large as wafer scale under specific growth conditions.<sup>[35]</sup> The Raman spectra of MoTe<sub>2</sub> before and after transfer process are shown in Figure S2c, Supporting Information. Both of them consist of a strong in-plane  $E_{2g}^{1}$  (232.9 cm<sup>-1</sup>) mode together with a weak out-of-plane  $A_{1g}$  (172.8 cm<sup>-1</sup>) mode. The FWHM of  $E_{2g}^1$  mode for the as-grown MoTe<sub>2</sub> is about 4.2 cm<sup>-1</sup>, which is close to 3.3 cm<sup>-1</sup> of mechanically exfoliated MoTe<sub>2</sub>, confirming the formation of high-quality MoTe2.<sup>[27,36]</sup> The FWHM of E<sup>1</sup><sub>2g</sub> mode for the transferred MoTe<sub>2</sub> increases little ( $\approx$ 4.8 cm<sup>-1</sup>), indicating the quality of p-MoTe<sub>2</sub> changes little after the transfer process. The MoTe<sub>2</sub> film is about 5.6 nm thick (corresponding to 7-layer MoTe<sub>2</sub>) (Figure S2e, Supporting Information). The transfer curve of the MoTe<sub>2</sub> FET (Figure S2d, Supporting Information) presents p-type channel behavior with on/off ratio of about  $3.9 \times 10^3$ . The obtained hole density and field-effect mobility are about  $1.2 \times 10^{12}$  cm<sup>-2</sup> and 6.7 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup>, respectively.

Figure 1a-f are schematic diagrams of the fabrication processes of the CMOS inverter array with monolithic 3D architecture, along with the corresponding optical images. First, large-scale monolayer n-MoS<sub>2</sub> film were grown on p<sup>+</sup>-Si/ SiO<sub>2</sub> (285 nm) substrate via CVD method (Figure S1, Supporting Information), and patterned into rectangular channels (Figure 1a). Then, Ti/Au (10/50 nm) source and drain electrodes were fabricated at two ends of each n-MoS<sub>2</sub> channel, followed by an annealing process for better contact between the electrodes and n-MoS<sub>2</sub> (Figure 1b). The channel length and width of each n-FET are both 30  $\mu$ m. Notably, in order to protect the MoS<sub>2</sub> from heavily n-doping of the later-on ALD process,<sup>[30]</sup> we pre-evaporated a thin layer of Al<sub>2</sub>O<sub>3</sub> seed layer (8 nm in this work) using electron-beam (E-beam) evaporation.<sup>[32,33]</sup> Next, a layer of HfO2 gate dielectric (20 nm) for n-MoS<sub>2</sub> FETs was deposited by ALD (Figure 1c), and arrayed In/ Au (10/20 nm) gate electrodes were fabricated on it (Figure 1d). After that, another layer of HfO2 gate dielectric (30 nm) and In/Au (10/40 nm) source and drain electrodes for p-MoTe<sub>2</sub> FETs were fabricated (Figure 1e). The p-MoTe<sub>2</sub> FET shares the same gate electrode with the n-MoS<sub>2</sub> FET. It is worth noting that, in a CMOS device, the drains of n- and p-FETs should be connected. Therefore, before the In/Au electrodes were evaporated, holes penetrating through HfO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> layers were made via UV lithography and argon ion etching. After all these processes, CVD-grown p-MoTe2 was transferred on the target substrate, and patterned into rectangle channels. The channel length and width of each p-FET are 20 and 30  $\mu$ m, respectively.







Finally, a 5 nm HfO<sub>2</sub> capping layer was deposited to reduce the hole density of p-MoTe<sub>2</sub>, and balance the transfer curves of the n- and p-FETs. It is worth noting that the 5 nm HfO<sub>2</sub> ALD process also has an annealing effect to the bottom n-MoS<sub>2</sub> FET, making it more balanced with the upper p-MoTe<sub>2</sub> FET. The cross-section of a representative CMOS inverter was characterized by high-resolution transmission electron microscopy (HR-TEM). The HR-TEM image (Figure 1h) demonstrates distinct layered structure of the device. The zoom-in images at MoS<sub>2</sub> and MoTe<sub>2</sub> regions, together with the corresponding energy dispersive spectroscopy (EDS) elemental mapping images (the inset in Figure 1h) confirm the high-quality of mono-layer MoS<sub>2</sub> and few-layer MoTe<sub>2</sub> even after the transfer process. The cross-sectional high-angle annular dark-field scanning transmission electron microscopy (HAADF-STEM) image and spatial distributions of Au, Hf, and Al are shown in Figure S3, Supporting Information, which also shows distinct layered structures of the 3D device.

The electrical properties of the n- and p-FET components were characterized after fabricating the CMOS inverter array. The representative results are shown in **Figure 2**. Both n-MoS<sub>2</sub> and p-MoTe<sub>2</sub> FETs have small off-state current. The on/off ratios of n- and p-FETs are about 10<sup>6</sup> and 10<sup>5</sup>, respectively. Notably, the transfer curves of them have an intersection at 0.03 V, very close to 0 V, which favors realizing zero-point symmetry VTC of the inverter. Besides, the current magnitude at the intersection is only about  $1.0 \times 10^{-10}$  A, guaranteeing a very low working current and power consumption of the inverter.

Figure 3a shows the VTC and voltage gain (the maximum value of  $\left(-\frac{d V_{\text{OUT}}}{d V_{\text{IN}}}\right)$  plots of the inverter at various  $V_{\text{DD}}$ . The corresponding CMOS inverter circuit diagram is plotted in the inset. Herein, the source of n-FET is grounded, and the source of p-FET serves as the supply voltage electrode ( $V_{DD}$ ). The gate and the drains of n- and p-FETs serve as the input voltage ( $V_{IN}$ ) and output voltage ( $V_{OUT}$ ) electrodes, respectively. For each applied  $V_{DD}$ , the VTC shows clear logic swing with voltage gain larger than 1, satisfying the requirement of logic application. The voltage gain is as high as 4.2 and 33.0 at  $V_{DD}$ of 1 and 4 V, respectively, close to those of the CMOS inverters made of mechanical exfoliated TMDCs.<sup>[14,15,18]</sup> Figure 3b shows the power consumption ( $V_{\rm DD}$   $\times$   $I_{\rm DD}$ ) characteristics of this device. The peak power consumption is as low as 0.11 nW at  $V_{\rm DD}$  of 1 V. A summary of the key parameters of the so-far reported TMDC-based CMOS inverters is shown in Table 1.

In order to verify the effect of the  $HfO_2$  capping layer, we compared the performances of an inverter with and without the capping layer (Figure S4, Supporting Information). We

can see (Figure S4a, Supporting Information) that, after being deposited the 5 nm HfO2, the on-state current of the n-MoS<sub>2</sub> FET increases from  $2.5 \times 10^{-6}$  to  $5.8 \times 10^{-6}$  A due to the annealing effect during the ALD process,[28,37,38] which improves the contact between n-MoS<sub>2</sub> and metal electrodes. On the contrary, the ALD process-induced n-type doping effect causes the on-state current of the p-MoTe<sub>2</sub> FET decreases from  $1.7 \times 10^{-6}$  to  $1.3 \times 10^{-8}$  A. As a result, the current magnitude at the intersection of the two transfer curves reduces from  $1.4 \times 10^{-8}$  to  $3.1 \times 10^{-10}$  A, leading to a lower power consumption of the inverter. Figure S4b shows the VTC together with the voltage gain plot. Figure S4c shows the power consumption characteristics of the CMOS inverter. After being deposited the 5 nm HfO<sub>2</sub> capping layer, the voltage gain increases from 1.9 (3.6) to 2.8 (9.5), while the peak power consumption decreases from 13.01 (74.94) nW to 0.32 (2.92) nW, at  $V_{DD}$  of 1 V (2 V). We also performed statistical analysis on more devices. The voltage gains and power consumptions of fourteen participating devices are presented in Figure S4d,e, Supporting Information, respectively. The statistics verify again that the gain increases markedly, and power consumption decreases dramatically after the ALD of 5 nm HfO<sub>2</sub> capping layer.

We also investigated the dynamic switching behavior of the CMOS inverters. Herein, the inverter was driven by square wave  $V_{\rm IN}$  with various frequencies (*F*). The high and low levels of  $V_{\rm IN}$  are 3 and -3 V, respectively. Figure 4a,b show the time-dependent  $V_{\rm IN}$  and  $V_{\rm OUT}$  under *F* of 100 and 800 Hz, respectively. We can see that the logic switching behavior is clear at 100 Hz and remains to be observed at 800 Hz. The rising time ( $t_r$ ) and falling time ( $t_f$ ) are 397 and 372 µs, respectively, at 800 Hz, calculated at 10% and 90% of  $V_{\rm OUT}$  amplitude in Figure 4b (marked by the red dashed lines).

The statistical data of voltage gain and power consumption from thirty CMOS inverters in the device array are presented in Figure 5a,b, respectively. Among the 30 devices, 18 work normally, corresponding to 60% device yield. At  $V_{DD} = 1$  V, the average voltage gain is about 3.6. The lowest and highest values are 2.0 and 5.4, respectively. All of them satisfy the requirement of logic application. Significantly, the average power consumption of the devices is as low as 0.17 nW. The highest and lowest values are 0.43 and 0.04 nW, respectively. The optical image containing all the devices in the array is shown in Figure 5c. We can see that in some devices (circled by the white dotted lines), MoTe<sub>2</sub> channels are missing. The possible reasons are: 1. During the MoTe<sub>2</sub> transfer process, some cracks and holes were introduced;<sup>[39-41]</sup> 2. During the photoresist removal process after reactive ion etching the MoTe<sub>2</sub> channels, certain MoTe<sub>2</sub> channels were torn off the substrate.

**Figure 1.** a–f) Schematic diagrams of the fabrication processes of the monolithic 3D architecture CMOS inverter array along with corresponding optical images. a) Large-scale monolayer n-MoS<sub>2</sub> film were grown on p<sup>+</sup>-Si/SiO<sub>2</sub> (285 nm) substrate using CVD method and patterned into rectangluar channels. b) Pairs of Ti/Au (10/50 nm) source and drain electrodes were fabricated at two ends of each n-MoS<sub>2</sub> channel, followed by an annealing process for better contact between the electrodes and n-MoS<sub>2</sub>. The channel length and width of each n-FET are both 30 µm. c) 8 nm Al<sub>2</sub>O<sub>3</sub> was deposited by E-beam evaporation, followed by ALD of 20 nm HfO<sub>2</sub> dielectric. d) Arrayed In/Au (10/20 nm) electrodes were fabricated, which served as gate electrodes for both n-MoS<sub>2</sub> and p-MoTe<sub>2</sub> FETs. e) A layer of HfO<sub>2</sub> gate dielectric (30 nm) for p-MoTe<sub>2</sub> FETs was deposited and holes were etched through HfO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> layers. Then In/Au (10/40 nm) source and drain electrodes of p-MoTe<sub>2</sub> FETs were fabricated. After these processes, the drain electrodes of n- and p-FETs are contacted. f) A CVD-grown MoTe<sub>2</sub> film was transferred onto the substrate and patterned into rectangular channels. The channel length and width of each p-FET are 20 and 30 µm, respectively. Finally, a layer of 5 nm HfO<sub>2</sub> capping layer was deposited via ALD. Scale bars in a) – f) are 100 µm. g) Schematic diagram of the CMOS inverter. h) HR-TEM image of the 3D inverter. Inset: The zoom-in images at MoS<sub>2</sub> and MoTe<sub>2</sub> regions, together with the corresponding EDS elemental mapping images.

NANO · MICRO

www.small-iournal.com





Figure 2. a) The transfer curves of n-MoS<sub>2</sub> and p-MoTe<sub>2</sub> FETs in an inverter. b)  $I_D - V_D$  curves of n-MoS<sub>2</sub> FET (red lines) and p-MoTe<sub>2</sub> FET (blue lines) with various gate voltage ( $V_{gs}$ ).

#### 3. Conclusions

We have fabricated large-scale CMOS inverter array using CVDgrown n-MoS<sub>2</sub> and p-MoTe<sub>2</sub>. In the device, the n- and p-channel FETs stack vertically and share the same gate. Our devices present clear voltage transfer characteristics with performance comparable or even better than their counterparts fabricated by mechanically exfoliated TMDCs. The statistical results show that the as-fabricated CMOS inverter array is with high device yield (60%). We attribute our achievement to the high-quality CVD-grown materials, the improved MoTe<sub>2</sub> transfer process, and the balanced n- and p-channel currents. We think the device yield can further be improved by directly growing MoTe<sub>2</sub> on the target substrate, which can avoid mechanical damages from the transfer process, and enhance the interaction between the MoTe<sub>2</sub> film and the target substrate. Our work demonstrates the feasibility of fabricating high-performance and high-density monolithic 3D integrated CMOS device array using TMDCs, which may find application in semiconductor ICs.

# 4. Experimental Section

Synthesis of MoS\_2: Monolayer  $MoS_2$  was grown by a CVD method in a 3-temperature-zone system using S powder and  $MoO_3$  powder as

sources, perylene-3,4,9,10-tetracarboxylic acid tetrapotassium salt as seeding promoter, pieces of  $p^+$ -Si/SiO<sub>2</sub> (285 nm) wafer as substrates, and high-purity argon as carrier gas. S powder, MoO<sub>3</sub> powder, and the substrates were placed in quartz boats, which were later inserted into a one-inch diameter quartz tube inside a tube furnace in sequence from upstream to downstream of argon carrier gas. The temperatures for S and MoO<sub>3</sub> sources were 160 and 650 °C, respectively. The growth duration was 5 min. After the growth, the furnace was cooled down to room temperature naturally. During the whole process, the argon flow rate was kept at 15 standard cubic centimeters per minute (sccm).

Synthesis of  $MoTe_2$ : The  $MoTe_2$  film was grown by tellurizing Mo film in a tube furnace. First, Mo film was deposited on p<sup>+</sup>-Si/SiO<sub>2</sub> (285 nm) substrate using radio frequency magnetron sputtering. The substrates and Te powders were placed in a quartz boat, which was later inserted into a one-inch diameter quartz tube inside the furnace with Te powders at upstream of carrier gas. First, the quartz tube was evacuated to less than 10 mTorr. Second, high-purity Ar gas was let in at a rate of 500 sccm until atmospheric pressure was reached. Then Ar and H<sub>2</sub> were let in at flow rates of 5 and 7 sccm, respectively. Next, the furnace temperature was ramped to 630 °C and kept there for 3 h. After the growth, the furnace was cooled down to room temperature naturally.

Transfer Process of  $MoTe_2$ : A layer of polymethyl methacrylate (PMMA) was spin-coated on a substrate with a  $MoTe_2$  film at 2000 revolutions per minute for 60 s and heated on a hot plate at 170 °C for 3 min. Both the PMMA and  $MoTe_2$  film at the edge of the substrate were scraped off by a tweezer. With the help of a tweezer, the substrate was slowly dipped into deionized water, starting from the corner, until the whole sample was immersed. Due to the surface energy imbalance between  $MoTe_2$ 



**Figure 3.** a) The VTC and voltage gain plots of the inverter at various  $V_{DD}$ . The solid lines represent  $V_{OUT} - V_{IN}$  curves and the dashed lines represent the voltage gain plot. Inset: the circuit diagram of a CMOS inverter. b) The power consumption characteristics of the inverter at various  $V_{DD}$ . Peak power consumption is 0.11 nW at  $V_{DD} = 1$  V. Inset: The zoom-in figure at  $V_{DD}$  of 1 and 2 V.

# ADVANCED SCIENCE NEWS \_\_\_\_\_

NANO · MICRO Small www.small-journal.com

Table 1. A summary of the voltage gains and power consumptions together with the device structures and measurement conditions of the so-far reported TMDC-based CMOS inverters.

| Channel materials                                                   | V <sub>DD</sub> [V] | Peak power consumption [nW] | Gain  | Structure                  | Measurement environment                                          | Ref.      |
|---------------------------------------------------------------------|---------------------|-----------------------------|-------|----------------------------|------------------------------------------------------------------|-----------|
| CVD p-MoTe <sub>2</sub> and n-MoS <sub>2</sub>                      | 1                   | 0.11                        | 4.2   | Monolithic 3D architecture | Dark<br>Room temperature                                         | This work |
| $CVD\ p\text{-}MoTe_2$ and $n\text{-}MoS_2$                         | 1                   | Not provided                | 1     | Monolithic 3D architecture | Dark<br>Room temperature                                         | [22]      |
| Ex. $p$ -WSe <sub>2</sub> and $n$ -MoS <sub>2</sub>                 | 3                   | Not provided                | 10    | Monolithic 3D architecture | Dark<br>Room temperature                                         | [4]       |
| CVD $p$ -MoTe <sub>2</sub> and $n$ -MoS <sub>2</sub>                | 1                   | 0.37                        | ≈2    | Planar CMOS                | Dark<br>Room temperature                                         | [28]      |
| Ex. $p$ -MoTe <sub>2</sub> and $n$ -MoS <sub>2</sub>                | 0.25                | 0.4                         | 3.5   | Planar CMOS                | Dark<br>Room temperature                                         | [14]      |
| Ex. $p$ -MoTe <sub>2</sub> and $n$ -MoS <sub>2</sub>                | 1                   | 4                           | ≈5    | Planar CMOS                | Dark<br>Room temperature                                         | [15]      |
| Ex. $p$ -MoTe <sub>2</sub> and $n$ -MoS <sub>2</sub>                | 3                   | ~400                        | 55.16 | Planar CMOS                | Dark<br>Room temperature                                         | [19]      |
| Ex. p-WSe <sub>2</sub> and n-MoS <sub>2</sub>                       | 1                   | $\approx 1 \times 10^3$     | ≈3    | Planar CMOS                | Dark<br>Room temperature                                         | [18]      |
| Ex. $p$ -WSe <sub>2</sub> and $n$ -MoS <sub>2</sub>                 | 5                   | 1                           | 23    | Planar CMOS                | Dark<br>Room temperature                                         | [16]      |
| Ex. $p$ -MoTe <sub>2</sub> and $n$ -MoTe <sub>2</sub> ( $n$ -doped) | 1                   | 5                           | ≈18   | Planar CMOS                | Dark<br>Room temperature                                         | [17]      |
| CVD $p$ -WSe <sub>2</sub> and $n$ -MoS <sub>2</sub>                 | 0.1                 | 0.3                         | 3.1   | Planar CMOS                | N <sub>2</sub> -filled glove box<br>Room temperature             | [10]      |
| Ex. p-WSe <sub>2</sub> and n-MoS <sub>2</sub>                       | 2                   | 0.068                       | ≈12   | Planar CMOS                | Low pressure environment (10 <sup>-5</sup> bar) Room temperature | [20]      |

Ex., mechanically exfoliated; CVD, CVD-grown.

film and substrate, deionized water entered the gap between them and lifted off the PMMA/MoTe<sub>2</sub> film from the substrate. The PMMA/MoTe<sub>2</sub> film, which floated on the water, was transferred to the target substrate. After a naturally drying process, the PMMA was dissolved by acetone, and MoTe<sub>2</sub> was left on the target substrate.

Fabrication of Monolithic 3D Inverter Array: Both the  $MoTe_2$  and  $MoS_2$  films were patterned into rectangular sheets through ultra-violet (UV) lithography and reactive ion etching. The Ti/Au electrodes were fabricated by UV lithography, E-beam evaporation, and lift-off process.

The temperature and time for the annealing process were 300 °C and 60 min, respectively, in a low-pressure environment with Ar and  $H_2$  gas. The In/Au electrodes were fabricated by UV lithography, thermal evaporation, and lift-off process. The Al<sub>2</sub>O<sub>3</sub> and HfO<sub>2</sub> layers were deposited by E-beam evaporation and ALD, respectively. In the ALD process, tetrakis (dimethylamido) hafnium and deionized water served as precursors and high-purity N<sub>2</sub> served as carrier gas. The reaction temperature for HfO<sub>2</sub> dielectric layer (20 nm) of n-MoS<sub>2</sub> FETs was 105 °C, and that for HfO<sub>2</sub> dielectric layer (30 nm) and capping layer



**Figure 4.** The dynamic switching behavior of the CMOS inverter. Herein,  $V_{IN}$  is square wave changing between –3 and 3 V with various frequencies (*F*). a) and b) are time-dependent  $V_{IN}$  and  $V_{OUT}$  under 100 and 800 Hz, respectively. Logic switching behavior is clear at 100 Hz and remains to be observed at 800 Hz. The rising time ( $t_r$ ) and falling time ( $t_f$ ) are 397 and 372 µs, respectively, at 800 Hz, calculated at 10% and 90% of  $V_{OUT}$  amplitude (marked by the red dashed lines).



www.small-journal.com

ADVANCED SCIENCE NEWS \_\_\_\_\_





**Figure 5.** The statistical data of a) voltage gain and b) power consumption at  $V_{DD} = 1 \text{ V}$  from 30 CMOS inverters in the device array. c) The optical image containing all the devices in the array. In some devices (circled by the white dotted lines), the MoTe<sub>2</sub> channels are missing.

(5 nm) of p-MoTe<sub>2</sub> FETs was 90 °C. The HfO<sub>2</sub> thickness was controlled by deposition time. The holes penetrating through HfO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub> layers for measuring purpose were fabricated via UV lithography and argon ion etching.

Characterizations: Both optical images and Raman spectra were collected by micro-zone confocal Raman system (WITec alpha 300R) attached with a 532 nm laser. The sample for HAADF-STEM observation is prepared by a focused ion beam system (ThermoFisher Helios G4 UX). The HR-TEM was carried out using a transmission electron microscope (FEI Tecnai F20) with an acceleration voltage of 200 kV. The HAADF-STEM and EDS elemental mapping images were taken by another transmission electron microscope (FEI Tecnai F30) with an acceleration voltage of 300 kV. The thicknesses of MoS<sub>2</sub> and MoTe<sub>2</sub> were measured by an atomic force microscope (Asylum Research, Cypher S). The electrical measurements were conducted in a probe station which was connected to a semiconductor characterization system (Keithley 4200A-SCS). For the dynamic switching performance measurement, a function generator (Tektronix AFG 3102) and a digital oscilloscope (Tektronix DPO 2024) were employed to generate the  $V_{\rm IN}$  and record the  $V_{\rm OUT}$ , respectively. Both the function generator and the digital oscilloscope had common ground with the semiconductor characterization system, which provided the  $V_{DD}$ . All the characterizations were performed in dark and room temperature.

# **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

# Acknowledgements

This work was supported by the National Key Research and Development Program of China (No. 2022YFA1604302) and the National Natural Science Foundation of China (Nos. 62174005, 61874003, and 61521004).

# **Conflict of Interest**

The authors declare no conflict of interest.

# **Data Availability Statement**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

ADVANCED SCIENCE NEWS

www.advancedsciencenews.com

# **Keywords**

3D integration, complementary metal oxide semiconductor (CMOS) inverter,  $n\text{-}MoS_2$  and  $p\text{-}MoTe_2$ , power consumption, voltage gain

Received: December 18, 2022 Revised: January 18, 2023 Published online: February 7, 2023

- [1] M. Lundstrom, Science 2003, 299, 210.
- [2] T. Skotnicki, J. A. Hutchby, T.-J. King, H.-S. Wong, F. Boeuf, IEEE Circuits and Devices Mag. 2005, 21.
- [3] K. Banerjee, S. J. Souri, P. Kapur, K. C. Saraswat, Proc. IEEE 2001, 89, 602.
- [4] A. B. Sachid, M. Tosun, S. B. Desai, C. Y. Hsu, D. H. Lien, S. R. Madhvapathy, Y. Z. Chen, M. Hettick, J. S. Kang, Y. Zeng, J. H. He, E. Y. Chang, Y. L. Chueh, A. Javey, C. Hu, *Adv. Mater.* **2016**, *28*, 2547.
- [5] L. Zhou, K. Xu, A. Zubair, A. D. Liao, W. Fang, F. Ouyang, Y. H. Lee, K. Ueno, R. Saito, T. Palacios, J. Kong, M. S. Dresselhaus, J. Am. Chem. Soc. 2015, 137, 11892.
- [6] L. Liu, T. Li, L. Ma, W. Li, S. Gao, W. Sun, R. Dong, X. Zou, D. Fan, L. Shao, C. Gu, N. Dai, Z. Yu, X. Chen, X. Tu, Y. Nie, P. Wang, J. Wang, Y. Shi, X. Wang, *Nature* **2022**, 605.
- [7] Y. M. Chang, S. H. Yang, C. Y. Lin, C. H. Chen, C. H. Lien, W. B. Jian, K. Ueno, Y. W. Suen, K. Tsukagoshi, Y. F. Lin, *Adv. Mater.* **2018**, *30*, 1706995.
- [8] Y. J. Park, A. K. Katiyar, A. T. Hoang, J. H. Ahn, Small 2019, 15, 1901772.
- [9] G. Fiori, F. Bonaccorso, G. lannaccone, T. Palacios, D. Neumaier, A. Seabaugh, S. K. Banerjee, L. Colombo, *Nat. Nanotechnol.* 2014, 9, 768.
- [10] J. Pu, K. Funahashi, C. H. Chen, M. Y. Li, L. J. Li, T. Takenobu, Adv. Mater. 2016, 28, 4111.
- [11] Y. Liu, X. Duan, Y. Huang, X. Duan, Chem. Soc. Rev. 2018, 47, 6388.
- [12] W. Hu, J. Yang, J Mater Chem 2017, 5, 12289.
- [13] W. Cao, J. K. Jiang, X. J. Xie, A. Pal, J. H. Chu, J. H. Kang, K. Banerjee, IEEE Trans. Electron Devices 2018, 65, 4109.
- [14] A. Pezeshki, S. H. Hosseini Shokouh, P. J. Jeon, I. Shackery, J. S. Kim, I. K. Oh, S. C. Jun, H. Kim, S. Im, ACS Nano 2016, 10, 1118.
- [15] Y. Cho, J. H. Park, M. Kim, Y. Jeong, S. Yu, J. Y. Lim, Y. Yi, S. Im, Nano Lett. 2019, 19, 2456.
- [16] P. J. Jeon, J. S. Kim, J. Y. Lim, Y. Cho, A. Pezeshki, H. S. Lee, S. Yu, S. W. Min, S. Im, ACS Appl. Mater. Interfaces 2015, 7, 22333.
- [17] J. Y. Lim, A. Pezeshki, S. Oh, J. S. Kim, Y. T. Lee, S. Yu, D. K. Hwang, G. H. Lee, H. J. Choi, S. Im, *Adv. Mater.* **2017**, *29*, 1701798.
- [18] S. Liu, K. Yuan, X. Xu, R. Yin, D. Y. Lin, Y. Li, K. Watanabe, T. Taniguchi, Y. Meng, L. Dai, Y. Ye, *Adv. Electron. Mater.* **2019**, *5*, 1800419.
- [19] S. G. Seo, S. H. Jin, Phys. Status Solidi RRL 2019, 13, 1900317.

NANO · MICRO

- [20] J. Wang, X. Guo, Z. Yu, Z. Ma, Y. Liu, Z. Lin, M. Chan, Y. Zhu, X. Wang, Y. Chai, Adv. Funct. Mater. 2020, 30, 2003859.
- [21] Q. Zhang, X.-F. Wang, S.-H. Shen, Q. Lu, X. Liu, H. Li, J. Zheng, C.-P. Yu, X. Zhong, L. Gu, T.-L. Ren, L. Jiao, *Nat. Electron.* **2019**, *2*, 164.
- [22] Y. Xia, L. Zong, Y. Pan, X. Chen, L. Zhou, Y. Song, L. Tong, X. Guo, J. Ma, S. Gou, Z. Xu, S. Dai, D. W. Zhang, P. Zhou, Y. Ye, W. Bao, *Small* **2022**, *18*, 2107650.
- [23] Y. Wan, H. Zhang, K. Zhang, Y. Wang, B. Sheng, X. Wang, L. Dai, ACS Appl. Mater. Interfaces 2016, 8, 18570.
- [24] Y. Wan, J. Xiao, J. Li, X. Fang, K. Zhang, L. Fu, P. Li, Z. Song, H. Zhang, Y. Wang, M. Zhao, J. Lu, N. Tang, G. Ran, X. Zhang, Y. Ye, L. Dai, *Adv. Mater.* **2018**, *30*, 1703888.
- [25] Y. Wan, Z. Zhang, X. Xu, Z. Zhang, P. Li, X. Fang, K. Zhang, K. Yuan, K. Liu, G. Ran, Y. Li, Y. Ye, L. Dai, *Nano Energy* **2018**, *51*, 786.
- [26] X. Xu, S. Chen, S. Liu, X. Cheng, W. Xu, P. Li, Y. Wan, S. Yang, W. Gong, K. Yuan, P. Gao, Y. Ye, L. Dai, *J. Am. Chem. Soc.* 2019, 141, 2128.
- [27] X. Xu, S. Liu, B. Han, Y. Han, K. Yuan, W. Xu, X. Yao, P. Li, S. Yang, W. Gong, D. A. Muller, P. Gao, Y. Ye, L. Dai, *Nano Lett.* **2019**, *19*, 6845.
- [28] W. Du, X. Jia, Z. Cheng, W. Xu, Y. Li, L. Dai, iScience 2021, 24, 103491.
- [29] N. Kaushik, D. Karmakar, A. Nipane, S. Karande, S. Lodha, ACS Appl. Mater. Interfaces 2016, 8, 256.
- [30] A. Leonhardt, D. Chiappe, V. V. Afanas'ev, S. El Kazzi, I. Shlyakhov, T. Conard, A. Franquet, C. Huyghebaert, S. de Gendt, ACS Appl. Mater. Interfaces 2019, 11, 42697.
- [31] Y. G. You, D. H. Shin, J. H. Ryu, E. E. B. Campbell, H. J. Chung, S. H. Jhang, Nanotechnology 2021, 32, 505702.
- [32] G. Lin, M.-Q. Zhao, M. Jia, J. Zhang, P. Cui, L. Wei, H. Zhao, A. T. C. Johnson, L. Gundlach, Y. Zeng, J. Phys. D: Appl. Phys. 2020, 53, 105103.
- [33] X. Chen, Y. Xie, Y. Sheng, H. Tang, Z. Wang, Y. Wang, Y. Wang, F. Liao, J. Ma, X. Guo, L. Tong, H. Liu, H. Liu, T. Wu, J. Cao, S. Bu, H. Shen, F. Bai, D. Huang, J. Deng, A. Riaud, Z. Xu, C. Wu, S. Xing, Y. Lu, S. Ma, Z. Sun, Z. Xue, Z. Di, X. Gong, et al., *Nat. Commun.* 2021, *12*, 5953.
- [34] Y. Yu, C. Li, Y. Liu, L. Su, Y. Zhang, L. Cao, Sci. Rep. 2013, 3, 1866.
- [35] X. L. Xu, Y. Pan, S. Liu, B. Han, P. F. Gu, S. H. Li, W. J. Xu, Y. X. Peng, Z. Han, J. Chen, P. Gao, Y. Ye, *Science* **2021**, *372*, 195.
- [36] V. K. Nagareddy, T. J. Octon, N. J. Townsend, S. Russo, M. F. Craciun, C. D. Wright, Adv. Funct. Mater. 2018, 28, 1804434.
- [37] Z. Cheng, H. Zhang, S. T. Le, H. Abuzaid, G. Li, L. Cao, A. V. Davydov, A. D. Franklin, C. A. Richter, ACS Nano 2022, 16, 5316.
- [38] L. Zheng, X. Cheng, Z. Wang, C. Xia, D. Cao, L. Shen, Q. Wang, Y. Yu, D. Shen, J. Phys. Chem. C 2015, 119, 5995.
- [39] X. Xu, B. Han, S. Liu, S. Yang, X. Jia, W. Xu, P. Gao, Y. Ye, L. Dai, Adv. Mater. 2020, 32, 2000236.
- [40] W. S. Leong, H. Wang, J. Yeo, F. J. Martin-Martinez, A. Zubair, P.-C. Shen, Y. Mao, T. Palacios, M. J. Buehler, J.-Y. Hong, J. Kong, *Nat. Commun.* 2019, 10, 867.
- [41] D. Rhodes, S. H. Chae, R. Ribeiro-Palau, J. Hone, *Nat. Mater.* **2019**, *18*, 541.